# Preliminary MMFE-8 Specification

# **Mechanical considerations**

#### Size: 215mm x 60mm

Components that must be cooled are placed on the ASIC side (defined as the top of the board). Cooling will not be covered in this document.

Two Zebra connectors and holders are located on the top of board. The Zebra connectors themselves are 110 mm x 6.30 mm x 2.50 mm. The wire pitch is 100 um and the wire width is 50 um, which can be compared to the MM (MicroMegas) pad pitch of 400 um. Each Zebra connector mates to 256 MM channels. There are four additional channels on each Zebra connector that are used for MM ID. The MM ID is determined by shorting the ID lines to ground on the detector side. There is an internal pull-up on the FPGA side. Significant work remains to be carried out investigating the robustness of these connectors.

A detector GND pad of size of 215 mm x 10 mm exists on the bottom of MMFE-8 board under the Zebra connector (which is on the top of the board).

Components requiring access like switches, connectors, LED's, power side chip inductors (used for measuring current) are generally placed on the bottom of the board.

We define the MMFE-8 demonstrator to be any front-end board version that uses an FPGA. We define the MMFE-8 production to be any front-end board version that uses a ROC (Readout Companion ASIC) and SCA (Slow Control ASIC).

Pictures of the unpopulated MMFE-8 demonstrator (V1) are given in the Appendix.

# Power

This section describes the only the power for the MMFE-8 demonstrator.

A proposal for the power for the MMFE-8 production board is described in a separate document by the University of Michigan (UM). This proposal uses a design based on the FEAST ASIC from CERN for DC-DC conversion. This is because UM has found that neither the LT8612 nor the ADP1755 are robust against proton radiation. In the proposal, additional filtering is used to compensate for the loss of the ADP1755.

## The demonstrator power is shown on sheets 11-14 of the schematic.

The input connector is a standard 4 pin male with 0.156" centers.

Over voltage protection is provided by ST TVS\_STIEC45-24AS 48/24V clamping diodes.

The input DC voltage can be 3.4-42V, 6A.

DCDC voltage conversion is done using the LT8612. The voltages for the DCDC converters are:

1V – FPGA Core Power

1.2V – VMM Digital Power, FPGA IO Power

1.5V – VMM Analog Power (for 1.2V LDO's)

2.5V – Miscellaneous FPGA Power (for 1.8V, 1.2V and 1.0V LDO's)

Low dropout linear regulators are used to provide the specific voltages needed by the VMM and FPGA. There are 12 of them and they are ADP1755 devices.

8 for VMM analog power, providing isolation.

4 for miscellaneous FPGA power including ADC and MGT.

## **Power estimates**:

Here are some calculations related to the power estimates for the LT81612.

LT8612 #1 1.5Vanlg Ianlg18 = 8\*0.427ianlg12 (via ADP1755ACPZ-1-8) Note: 0.427A may be low! but 8612 should have sufficient reserve

= 3.4A + losses

LT8612 #2 1.2Vdgtl

Idgtl12 = 8\*.150Aidig12

+ 0.621Aicco12 = 1.821A + losses

LT8612 #3 1.0Vfpga

Ifpga10 = 3.15Aiccint

+ 0.100Aiccbram = 3.65A +losses

LT8612 #4 2.5Vfpga

fpga25 = 0.621Aicco25

+0.511Aimgtavcc10 (viaADP1755ACPZ-9)

+ .36AImgtavtt (viaADP1755ACPZ-10) + 0.32iccaux =1.8A + losses Notes: Iccauxq (Vaux Quiescent) = 7mA

1.8V LVCMOS25 or 33 = 2-24mA per pin

 $1.2V\ SSTL$  / HSTL 8mA per pin max

Here are VMM power estimates that were used but need to be measured.

Vddp: 150mA

Vdd: 400mA

Vddad: 200mA

Vddd: 100 mA (all channels active at maximum speed)

Filter circuits are used on the output of the LDOs. Filtering estimates were performed using <u>http://sim.okawa-denshi.jp/en/RLCtool.php</u>. Here are parameters relevant to those estimates.

LT8612 Ripple Frequency: 1.32MHz LT8612 Ripple Amplitude: 20mV p-p ADP1755ACPZ-R7 Ripple Frequency:1.32MHz ADP1755ACPZ-R7 PSRR: -50db Target noise is 20uVRMS = -60db

Using an RLC LPF calculator:

R=1.5, L=.22uH, C=100uF, Fc=1MHz

Attenuation > 30db

R=.01, L=1uH, C=100uF, Fc=1MHz Attenuation > 30db R=.01, L=1uH, C=100uF, Fc=1MHz

Attenuation > 45db

## Grounding

We have tried to comply with the requirements of the grounding plan that is given here:

https://edms.cern.ch/edmsui/#!master/navigator/document?D:1032271270:1032271270:subDocs

The relevant VMM supplies and associated bypass caps are:

Vddp, Vss (AGND)

This is the most sensitive supply. It is connected to the source of the input transistors. It has to be kept far from any digital signals, digital supply, and digital ground. Note: the plane surrounding (shielding) the input lines i0-i63 should be Vddp. The impedance should be kept as small as possible. Bypass caps used are: 5x4.7uF, 5x1.0uF, 5x0.1uF, 5x0.01uF

Vdd, Vss

These are the analog supply and ground, and are the next most sensitive after Vddp. They should be kept away from the digital signals, digital supply and digital ground. The analog outputs PDO, TDO, MO should be shielded by these planes. Bypass Caps: 5x4.7uF, 5x1.0uF, 5x0.1uF, 5x0.01uF

Vddad, Vssad

These are the mixed-signal (analog ADC) supply and ground. They should be treated as sensitive as well. They should be kept away from the digital signals, digital supply and digital ground. The impedance should be kept as small as possible, as for Vddp. Bypass Caps: 3x4.7uF, 3x1.0uF, 3x0.1uF, 3x0.01uF

Vddd, Vssd (GND) These are the digital supply and ground. All digital I/O should be shielded by these planes. Bypass Caps: 4x4.7uF, 4x1.0uF, 4x0.1uF, 4x0.01uF

The MMFE load presented to the power distribution supply and return might vary significantly from full load (1-2A at 24V) to off. This will be aggravated at lower supply voltages (10V) where the 1-2A will become 2-4A. If ballast resistors of 200mOhm are used, this could be an active variance of up to 800mV or higher, in addition to the line and connector contributions in the power distribution.

The MMFE (Analog) AGND is tied to the MMFE (Digital) GND via EMI inductors. The MMFE (Digital) GND is tied directly to the LV return. AGND is tied directly to the Detector

GND (the pad below the Zebra connector). Thus the MMFE (Digital) GND is tied to the Detector GND via EMI inductors. The HV return appears to be tied directly to Detector GND. Thus the LV and HV returns are tied directly to each other through AGND via EMI inductors. Further, the LV and HV returns appear to have separate routing to the Experiment ground (called Chamber ground in the grounding document).

A worry is that this system ties the LV and HV grounds together at the most sensitive point, the MMFE AGND. Further it is unknown what the routing for the LV and HV returns is or how they are tied to the Experiment (chamber) GND.

## Inputs

## **MM** input

The MM inputs are via Zebra connectors. These are found on sheets 15-22 of the schematic.

Overvoltage protection is provided by the NUP4114 TVS device. A 10 ohm series resister is used as a current limiter.

Trace impedance on the MM detector appears to be ~13 ohms, which is not realizable on MMFE PCB. Since we cannot match impedance, the PCB inputs are designed for minimum capacitance by removing all but inner planes underneath the input traces. The input traces are referenced to Vddp, which sandwiches the innermost AGND. Calculations related to the MM detector capacitance are included.

| Kapton Thickness<br>Er Kapton                                     | 0.06<br>3.4 | mm    | 2.36   | mil                      |              |
|-------------------------------------------------------------------|-------------|-------|--------|--------------------------|--------------|
| Honeycomb Thickness<br>Er Argon - CO2                             | 9           | mm    | 354.33 | mil                      |              |
| Trace Width                                                       | 0.3         | mm    | 11.81  | mil                      |              |
| Trace Pitch                                                       | 0.45        | mm    | 17.72  | mil                      |              |
| MM Impedance                                                      |             |       |        |                          |              |
| Calculation                                                       |             |       |        |                          |              |
| Single Ended Microstrip                                           |             |       |        | Differential Microstrip  |              |
| Target Impedance                                                  |             | 13    |        | 80                       | 100          |
| Model Impedance                                                   | 13.12       | 44.74 |        | 26.22                    | 48.69        |
| Trace width                                                       | 11.81       | 7.00  |        | 11.81                    | 13.50        |
| Dielectric Er                                                     | 3.4         | 4.3   |        | 3.4                      | 4.3          |
| Dielectric height                                                 | 2.36        | 4.00  |        | 2.36                     | 4.00         |
| Trace thickness                                                   | 0.7         | 1.4   |        | 0.7                      | 1.4          |
| Differential Spacing                                              |             |       |        | 17.72                    | 17.72        |
|                                                                   |             |       |        |                          |              |
| Not Valid at large height<br>Single Ended Asymmetric<br>Stripline |             |       |        | Differentia<br>Stripline | I Asymmetric |
| Target Impedance                                                  | 40          | 50    |        | 80                       | 100          |

| Model Impedance          | 0.47  | 27.91 | 0.72   | 40.26  |
|--------------------------|-------|-------|--------|--------|
| Trace width              | 11.81 | 7.00  | 11.81  | 7.00   |
| Dielectric Er            | 3.4   | 4.3   | 3.4    | 4.3    |
| Dielectric height (near) | 2.36  | 4.00  | 2.36   | 4.00   |
| Dielectric height (far)  | 2.36  | 4.00  | 354.33 | 354.33 |
| Trace thickness          | 0.7   | 0.7   | 0.7    | 0.7    |
| Differential Spacing     |       |       | 17.72  | 17.72  |

## L1DDC I/O

The I/O from/to the L1DDC are via a 36 pin MiniSAS connector. **This is shown on Sheet 3 of the schematic.** The signals are all "VMM LVDS", called custom LVDS in the VMM specification document. The data and clocks correspond to three e-links.

E-link 1 is actually two e-links but. There is one RX pair and one clock pair from the LDDC. TTC data are carried by the RX pair. L1Data (data sent in response to an L1 Accept) are carried by two TX pairs. Note there is no explicit clock accompanying the TX data. A 40 MHz clock can be derived from the e-link clock sent from the L1DDC to the FPGA. For the production MMFE board, the ROC replaces the FPGA.

E-link 2 is used for configuration and status data. The RX pair is used to send VMM configuration data from the L1DDC to FPGA. The TX pair is used to send status data (if any) from the FPGA to L1DDC. Note there is no explicit clock accompanying the TX data. For the production MMFE board, the SCA replaces the FPGA.

Optionally, all inputs (including spares) can be AC coupled, but default uses a 0 Ohm resistor.

## ADDC I/O

The I/O from/to the ADDC are via a 36 pin MiniSAS connector. **This is shown on Sheet 3 of the schematic.** The signals are all "VMM LVDS", called custom LVDS in the VMM specification document.

Outputs to the ADDC are eight ART data lines, one from each VMM.

There is also one pair of clock lines from FPGA/ROC to the ADDC and one pair of clock lines to the FPGA/ROC from the ADDC. It is TBD whether the individual clock lines from FPGA/ROC to each VMM (ckart) are derived from a master on the ROC or ADDC.

Optionally, clock inputs (including spare) can be AC coupled, but the default is a 0 Ohm resistor.

Optionally, the clock inputs can be input protected but currently they are DNP.

Presently, the spare ART output can be tied to the spare output to the L1DDC

#### **MiniSAS** cables

MiniSAS cables are used to connect the MMFE and L1DDC and ADDC. The cable has been shown to provide good signal transmission over several meters up to 200 MHz.

The shield ground is capacitively coupled to the VMM digital ground (GND).

## **Ethernet output (Demonstrator)**

**The ethernet interface is given on Sheet 9 of the schematic.** The MDIO data and clock control the configuration of the Marvel Phy 88-1111. A reset and interrupt also exist. The interface to the FPGA is TX/RX through SGMII pairs. A set of configuration resistors exist that will hopefully preclude the need to set register through the MDIO.

## Clocks

ckart\_out: This clock qualifies the ART data from the eight VMM's. Its source is the FPGA on the demonstrator and the ROC on the production board. Because the ART data is sent in response to the ART clock, the qualifying clock may be identical to ckart\_N or slightly delayed with respect to these clocks.

ckart\_in: This clock comes from the ADDC to the FPGA/ROC and may be used to generate ckart\_N. Or it could be ignored. The clock frequency is 160 MHz DDR.

ckart\_N (where N is 1-8): This clock is sent from the FGPA/ROC to the VMM to transfer ART data from the VMM.

elink\_clk\_1: This clock comes from the L1DDC card to the FPGA/ROC and qualifies the e-link data from the L1DDC. The clock frequency is TBD. This clock can also be used to derive the ATLAS system clock. It may have to be phase adjusted at the L1DDC or on the FGPA/ROC.

elink\_clk1\_2: Same as elink\_clk\_1.

TCK: FGPA JTAG configuration clock (programmable, with a frequency of a few-20 MHz)

FPGA\_CCLK: FGPA configuration clock from FGPA to configuration flash. The frequency is < 50 MHz.

EM\_CCLK (50 MHz): This clock is used to generate FPGA\_CCLK. It is generated by an oscillator.

2V5\_diff\_clk: This is an oscillator clock at 200.395 (5 x LHC clock). This is a utility clock that could be used as an FPGA system clock.

ckbc\_N: BC clock from the FPGA/ROC to the VMM's. The frequency is 40.079 MHz.

cktk\_N: Token clock for VMM configuration and readout from the FPGA/ROC to each VMM. The frequency is variable.

ckdt\_N: Data readout clock from FPGA/ROC to each VMM. The frequency could be 160 or 200 or 320 MHz. Tests are needed to determine the maximum frequency.

cktp\_N: Pulser clock from FPGA/ROC to each VMM. The frequency is variable.

XTAL1, XTAL2: 25 MHz clock from a crystal oscillator used for the Ethernet PHY.

MDC\_SCL: 25 MHz?? clock from the FPGA to the Ethernet PHY for clocking MDIO data.

MGTREFCLK0: 125 MHz clock from a jitter cleaner driven by 25 MHz clock. It is used for the SGMII interface to the PHY.

MGTREFCLK1: 200 MHz clock oscillator for general purpose use.

Token:

Tkin – comes from FPGA to first VMM and then tko from this first VMM goes to tki of second VMM,  $\dots$ 

# **Design and layout**

Stackup

The MMFE demonstrator stackup from ViasSystems is given in the Appendix. It includes trace widths and structure information to facilitate a controlled impedance design. The board is ~100 mil thick, and is comprised of 14 electrical layers separated by FR4. Differential 80, 90, and 100 ohm traces are to be routed on the internal layers as 3 layer pairs, and 40, and 50 ohm single ended pairs are routed on the outer layers. Eight planes are intentionally voided in the analog section to reduce capacitance. , The outer layers are used for routing analog signals, then 4 voided layers on each side, followed by one Vddp layer on each side sandwiching a pair of analog ground planes. All this is done to reduce the capacitance of the 512 analog signals feeding the board. The outer analog reference layers should be tied to 1V2\_VddX, and the inner layers to AGND. The planes for the remainder of the board may be utilized as appropriate. Note: Analog planes should not overlap Digital planes.

VMM length matching priority

- 1. All clocks to each VMM
  - a. ckbc\_1 == ckbc\_2 ==...==ckbc\_8
  - b. cktp\_1 == cktp\_2 ==...==cktp\_8
  - c.  $ckdt_1 = ckdt_2 = ... = ckdt_8$
  - d. ckart\_1 == ckart\_2 ==...==ckart\_8
  - e.  $cktk_1 = cktk_2 = ... = cktk_8$

- 2. VMM Data lines to Data Clock
  - a. cktk\_1 == data0\_1 == data1\_1 ... cktk\_8 == data0\_8 == data1\_8
  - b. ckart\_out == art\_1 == art\_2 ==...= art\_8
  - c.  $ckdt == di_1 == di_2 == ... == di_8$
- 3. VMM Data lines
  - a.  $do_1 == do_2 == \dots == do_8$
  - b.  $tki_1 = tki_2 = \dots = tki_8 = tko_8$
  - c. sett\_1 == sett\_2 == ... == sett\_8 == setb\_8
- 4. VMM Control lines
  - a. wen\_1 == wen\_2 == ... == wen\_8
  - b.  $ena_1 == ena_2 == ... == ena_8$

VMM digital routing

- Differential impedance is 100 Ohms
- Length match to 40 mil within pair
- Length match to 100 mil pair to pair
- Use 4X spacing between pairs
- Place parallel term resistor near receiver

Note: The LVDS I/O pads developed for VMM are not current driven, but they are voltage driven and the output voltage doesn't depend on the load resistance. If you terminate with 100 ohms you will get 600mV +/-150mV. The receiver is designed to receive 600 +/-150mV and it is capable to receive 200 +/-200mV but it doesn't work with 1200 +/-200mV signals. The LVDS pads work without termination resistors. The VMM LVDS can drive 15mA.

VMM analog input routing

- SE impedance is low capacitance, low inductance
- Trace width is 7 mil, outer layers only
- No other signals may be routed in this space
- Remove power planes under these traces down to the innermost four layers
- Signals to be referenced to the outer two of four analog planes tied to 1V2\_VddX
- Inner two layers of four tied to AGND

VMM analog output routing

- SE Impedance is 50 Ohms
- Referenced to XADC\_AGND

FPGA length matching priority and routing

MGT:

- Differential impedance is 85 Ohms
- Length match to 10 mil within pair
- Length match to 50 mil pair to pair within lane (TX to RX)
- Use 4X spacing between pairs
- No more than two layer to layer transitions (via's) are allowed
- Transitions must utilize GSSG via structure
- No foreign traces or planes may enter the GSSG structure
- Reference clock length shall not exceed 4 inches total
- Length match reference clock to 10 mil within pair
- Route MGT signals in accordance with Xilinx 7 Series FPGAs GTP Transceivers User Guide UG482, and Xilinx 7 Series FPGAs PCB Design and Pin Planning Guide UG483

Ethernet:

MD Interface:

- Trace impedance = 40 Ohms
- Length match to < 385 mil
- Spacing is 10 mil for short runs, 4 mils for parallel runs < 500 mils
- Place series term resistor close to transmitter

Twisted Pair Interface:

- Differential Impedance is 100 Ohms
- Route pairs apart by 3X trace height from plane
- Match lengths as close as possible
- Do not use serpentines to make traces match
- Symmetry is important

## SGMII:

- AC coupling caps
- Remove (cut-out) reference plane directly underneath capacitor body and pads
- Do not route traces under this cutout between the reference plane cutout and the next plane
- Value is per VC707 rather than 0.1 from UG482

## General rules

- Place pads on all unused pins
- Pin swap is allowed within identical FPGA banks
- Pin swap is not allowed between ASICs
- Pin swap is allowed between FPGA Banks 16,13, 15, 34, 35

• Preference is to keep clocks on global clock pins

#### Power Routing

A functional design has been created for the LT8612. Please follow the design recommendations in the datasheet.

When laying out power, it is recommended to route point to point with trace width sufficient to carry the required current. Pours or splits can then be instantiated, without fear of islands or choke points. This is especially critical for FPGA power distribution.

#### **Power Planes**

It is encouraged to place power planes next to ground planes to increase capacitive coupling. For this layout it is probably required to route on power planes and add power and ground planes to signal layers.

#### FPGA Power Planes:

Bypass Cap Requirements from UG483-Table\_2-1:

| Vccint  | 1x680    | )uF,   | 12x4.7 | 7uF,   | 14x0.47uF |
|---------|----------|--------|--------|--------|-----------|
| Vccbram | 1x100uF, |        |        | 3x0.47 | /uF       |
| Vccaux  | 1x47uF,  | 4x4.7ı | ıF,    | 7x0.47 | /uF       |
| Vcco_0  |          | 1x4.7ı | ıF     |        |           |
| Vcco_12 | 1x47uF,  | 2x4.7ı | ıF,    | 4x0.47 | /uF       |
| Vcco_13 | 1x47uF,  | 2x4.7ı | ıF,    | 4x0.47 | /uF       |
| Vcco_14 | 1x47uF,  | 2x4.7ı | ıF,    | 4x0.47 | /uF       |
| Vcco_15 | 1x47uF,  | 2x4.7ı | ıF,    | 4x0.47 | /uF       |
| Vcco_16 | 1x47uF,  | 2x4.7ı | ıF,    | 4x0.47 | /uF       |
| Vcco_33 | 1x47uF,  | 2x4.7ı | ıF,    | 4x0.47 | /uF       |
| Vcco_34 | 1x47uF,  | 2x4.7ı | ıF,    | 4x0.47 | /uF       |
| Vcco_35 | 1x47uF,  | 2x4.7ı | ıF,    | 4x0.47 | ′uF       |

Bypass Cap Requirements from UG482-Table\_5-6\_5-8:

| MGTavcc | 1x4.7uF, | 2x0.1uF |
|---------|----------|---------|
| MGTavtt | 1x4.7uF, | 2x0.1uF |

Two 0.22 0201 Ceramic Caps are substituted for each Xilinx recommended 0.47 0402 Ceramic Caps, per Avnet practice.

## Connection between VMM and SCA

The SCA (Slow Control ASIC) is used in the production version of the MMFE-8. The SCA is primarily used to configure, calibrate and monitor the VMM ASIC's. Our SCA contact at CERN is Kostas Kloukinas.

It is unclear how future versions of the VMM will be configured. At one time it was proposed to switch to I2C for VMM configuration but SPI could be used as well.

Packaging and pinout of the SCA exist as does a preliminary specification manual. However the electrical specification section of that manual is blank. It is our understanding the present SCA operates at 1.5V. It is our understanding that the SCA uses DVDD and DVSS (periphery power and ground), VDD and GND (digital power and ground) and AVDD and AGND (analog power and ground). Thus we need to supply these voltages. We assume for the moment that these voltages must be supplied separately and that they are at 1.5V.

There are two problems associated with configuring the VMM via the SCA. One is that the SPI or I2C signals on the SCA are single-ended while the VMM requires differential signals. The second is that the SCA is a 1.5V device while the VMM is a 1.2V device. The single-ended to double-ended translation and the 1.5V to 1.2V translation are unresolved problems and need significant R&D. Perhaps there is a solution using the Readout Companion ASIC (ROC) but it would mean additional pins for this ASIC. Some sort of test rig connecting the SCA to VMM to verify a new configuration scheme is a critical need.

A preliminary list of signals between the VMM and SCA are given in an accompanying spreadsheet.

#### Connection between VMM and Readout Companion ASIC (ROC)

A preliminary high level diagram exists for the ROC. The ROC is a 1.2V device like the VMM. A preliminary list of signals between the VMM and ROC are given in an accompanying spreadsheet. A side note is that if VMM configuration occurs via the SCA and VMM readout occurs via the ROC, then an additional signal will have to be implemented on the VMM. This is because cktk is used in both configuration and readout.

Secret feature – can change the bank 13 voltage, at the expense of disconnecting tko, tki, setb, sett.

## Sections still to be added:

Control (configuration, reset, DAQ, calibration, self-test)

Calibration using the SCA

Outstanding technical issues and risk assessment

## Testing

Environmental tests

Radiation tests (we will not cover this in the review)

Production bench testing

## Schedule